2022-06-17 11:56:01 +02:00
|
|
|
module tmpl_0_0dataflow__neuro_0_0ctree_34_4(Iin0 , Iin1 , Iin2 , Iin3 , out, vdd, vss);
|
|
|
|
input vdd;
|
|
|
|
input vss;
|
|
|
|
input Iin0 ;
|
|
|
|
input Iin1 ;
|
|
|
|
input Iin2 ;
|
|
|
|
input Iin3 ;
|
|
|
|
output out;
|
|
|
|
|
|
|
|
// -- signals ---
|
|
|
|
wire Itmp4 ;
|
2022-06-17 12:29:45 +02:00
|
|
|
wire Iin0 ;
|
2022-06-20 16:10:35 +02:00
|
|
|
wire Itmp5 ;
|
2022-06-17 12:29:45 +02:00
|
|
|
wire out ;
|
2022-06-20 16:10:35 +02:00
|
|
|
wire Iin2 ;
|
2022-06-17 12:29:45 +02:00
|
|
|
wire Iin1 ;
|
2022-06-20 16:10:35 +02:00
|
|
|
wire Iin3 ;
|
2022-06-17 11:56:01 +02:00
|
|
|
|
|
|
|
// --- instances
|
|
|
|
A_2C_B_X1 IC2Els0 (.y(Itmp4 ), .c1(Iin0 ), .c2(Iin1 ), .vdd(vdd), .vss(vss));
|
|
|
|
A_2C_B_X1 IC2Els1 (.y(Itmp5 ), .c1(Iin2 ), .c2(Iin3 ), .vdd(vdd), .vss(vss));
|
|
|
|
A_2C_B_X1 IC2Els2 (.y(out), .c1(Itmp4 ), .c2(Itmp5 ), .vdd(vdd), .vss(vss));
|
|
|
|
endmodule
|