actlib_dataflow_neuro/test/unit_tests/texel_dualcore_glue_slimreg/split_modules/tmpl_0_0dataflow__neuro_0_0.../netlist/verilog.v

38 lines
1.1 KiB
Verilog

module tmpl_0_0dataflow__neuro_0_0sigbuf__boolarray_36_748_4(Iin0 , Iin1 , Iin2 , Iin3 , Iin4 , Iin5 , Iout0 , Iout1 , Iout2 , Iout3 , Iout4 , Iout5 , vdd, vss);
input vdd;
input vss;
input Iin0 ;
input Iin1 ;
input Iin2 ;
input Iin3 ;
input Iin4 ;
input Iin5 ;
// -- signals ---
wire Iin5 ;
wire Iin3 ;
wire Iin0 ;
output Iout1 ;
output Iout0 ;
output Iout5 ;
output Iout4 ;
wire Iin2 ;
wire Iin1 ;
wire Iin4 ;
output Iout3 ;
output Iout2 ;
// --- instances
tmpl_0_0dataflow__neuro_0_0sigbuf_348_4 Isb0 (.in(Iin0 ), .Iout0 (Iout0 ), .vdd(vdd), .vss(vss));
tmpl_0_0dataflow__neuro_0_0sigbuf_348_4 Isb1 (.in(Iin1 ), .Iout0 (Iout1 ), .vdd(vdd), .vss(vss));
tmpl_0_0dataflow__neuro_0_0sigbuf_348_4 Isb2 (.in(Iin2 ), .Iout0 (Iout2 ), .vdd(vdd), .vss(vss));
tmpl_0_0dataflow__neuro_0_0sigbuf_348_4 Isb3 (.in(Iin3 ), .Iout0 (Iout3 ), .vdd(vdd), .vss(vss));
tmpl_0_0dataflow__neuro_0_0sigbuf_348_4 Isb4 (.in(Iin4 ), .Iout0 (Iout4 ), .vdd(vdd), .vss(vss));
tmpl_0_0dataflow__neuro_0_0sigbuf_348_4 Isb5 (.in(Iin5 ), .Iout0 (Iout5 ), .vdd(vdd), .vss(vss));
endmodule